• 正文
  • 推薦器件
  • 相關(guān)推薦
申請(qǐng)入駐 產(chǎn)業(yè)圖譜

Avnet ASIC 團(tuán)隊(duì)為臺(tái)積電4nm 工藝節(jié)點(diǎn)提供超低功耗設(shè)計(jì)服務(wù)

2024/07/22
1690
加入交流群
掃碼加入
獲取工程師必備禮包
參與熱點(diǎn)資訊討論

Avnet ASIC, a division of Avnet Silica, an Avnet company (NASDAQ: AVT), today announced that it has launched its new ultra-low-power design services for TSMC's cutting-edge 4nm and below process technologies. These services are designed to enable customers to achieve exceptional power efficiency and performance in their high-performance applications, such as blockchain and AI edge computing. TSMC is the world's leading silicon foundry and Avnet ASIC division is a leading provider of ASIC and SoC full turnkey solutions.

The new design services leverage a comprehensive approach to address the challenges of operating at extreme low-voltage conditions in the 4nm and below nodes. This includes recharacterizing standard cells for lower voltages, performing early RTL exploration to optimize power, performance, and area (PPA) tradeoffs, implementing an optimized clock tree, and utilizing transistor-level simulations to enhance the power optimization process.

The Avnet ASIC team built a full-scale technical A-Z approach to enable PPA optimization of high-performance chips working at extremely low voltage and proved it in TSMC's 4nm process. Performance, dynamic and leakage power estimations have been confirmed by post-silicon validation.

The customer defined the board solution and chip implementation concept, requirements, and executed front-end design based on library characterization for near-threshold voltage operation. Avnet ASIC then executed this design to meet aggressive market targets, enabling the ultra-low-power performance of the customer's application.

"One of the industry challenges today is to optimize application performance by choosing the correct technology to meet customer needs," said Pavel Vilk, GM and Head of Engineering at Avnet ASIC.

"TSMC's 4nm process provides a great opportunity to save power and area without compromising target performance. However, operating at low voltages puts a lot of effort on voltage drop, which needs to be optimized through a holistic solution of board-package-chip design. Being a TSMC Value Chain Aggregator and a full turnkey partner to customers, we believe this new achievement could bring great value in helping our customers deliver their products to market competitively."

The new announcement follows the announcement of the Avnet ASIC team from February that it has been appointed as a Value Chain Aggregator (VCA) by TSMC. The appointment positions the Avnet ASIC team as a channel for TSMC ASIC customers, offering a full turnkey solution from design inception to layout and mass production, implemented in TSMC's most advanced silicon processes.

The collaboration signifies a landmark agreement within Avnet, enhancing the offerings by combining the strong technology of TSMC with the ASIC design and manufacturing capabilities of Avnet ASIC. This initiative enables access to TSMC's most advanced silicon processes for customers, establishing Avnet ASIC as a channel partner of TSMC for comprehensive ASIC SoC solutions.

推薦器件

更多器件
器件型號(hào) 數(shù)量 器件廠商 器件描述 數(shù)據(jù)手冊(cè) ECAD模型 風(fēng)險(xiǎn)等級(jí) 參考價(jià)格 更多信息
CRCW08050000Z0EA 1 Vishay Intertechnologies Fixed Resistor, Metal Glaze/thick Film, 0.125W, 0ohm, Surface Mount, 0805, CHIP, HALOGEN FREE AND ROHS COMPLIANT

ECAD模型

下載ECAD模型
$0.1 查看
VSSRC20AB470330TF 1 Vishay Intertechnologies Resistor/Capacitor Network, RC NETWORK, BUSSED, 1W, 47ohm, 0.000033uF, SURFACE MOUNT, SSOP-20, SSOP, ROHS COMPLIANT
暫無數(shù)據(jù) 查看
MS25036-102 1 Amphenol Communications Solutions Ring Terminal,
$0.17 查看

相關(guān)推薦